

### streaming processor

Related terms:

Soft Error, Graphics, Kernel, Memory Access, Multiprocessors, Vulnerabilities

**View all Topics** 

### Learn more about streaming processor

# Adaptive sparse matrix representation for efficient matrix-vector multiplication

P. Zardoshti, ... H. Sarbazi-Azad, in Advances in GPU Research and Practice, 2017

#### 3.1 Hardware Architectures

The GPU architecture consists of several hundred simple cores called streaming processors (SPs), which are grouped in a set of streaming multiprocessors (SMs). Each SM executes instructions in a single-instruction multiple-threads (SIMT) mode and supports a multithreading execution mechanism. GPUs are capable of utilizing large amounts of memory bandwidth. To further increase usable bandwidth, modern GPUs also contain a series of on-chip caches. In modern GPU architecture, each thread has its own private register. For memory, a thread has its own memory space, which is called the local memory. A block also has its own 64 KB on-chip memory that can be configured as shared memory and L1 cache. All threads in a block can access the same shared memory and L1 cache, while threads in other blocks cannot. The L2 cache is the primary point of data unification between the SM units, servicing all load, store, and texture requests and providing efficient, high-speed data sharing across the GPU. The entire kernel also has a global memory. All threads in a block can access the global memory space. Also, all threads can access read-only constant memory and texture memory spaces [35].

### NVIDIA GeForce GTX 480

#### **NVIDIA GeForce GTX 480**

The NVIDIA GPU is the sted to 1.4 to 1.5 to

#### NVIDIA Tesla K20XIDIA Tesla K20X

Table 2. ArchitecturalbSer2nrAnarhyitefcEvraduSterth Platfoofn Svaluated Platforms

| Architecture                                 | Architectur@TX 480 GeForce |                           | Tesla K20X | GTX 480 GeForce |
|----------------------------------------------|----------------------------|---------------------------|------------|-----------------|
| Model                                        | Model                      | GF100                     | GK100      | GF100           |
| Core                                         | Core                       | 480                       | 2688       | 480             |
| Clock (GHz)                                  | Clock (GHz)1.4             |                           | 0.73       | 1.4             |
| DP Peak (GFlop/s)                            | DP Peak (0                 | GEI664/s)                 | 1310       | 168             |
| SP Peak (GFlop/s)                            | SP Peak (G                 | GF <b>l∂#</b> <i>f</i> s) | 3950       | 1345            |
| Memory bandwidth (@@/s)nory bandwidth (GB/s) |                            |                           | 250        | 177.4           |

### > Read full chapseRead full chapter

# GPU AccelPtatAconeberRtirensied Reuserberd Gas Dynamic SinauhatiSinsulations

Aldo Frezzotti, ... L'Alido (Filezzli) titri, G.P.Liv (Too Gripetlin) in GePts (Carter Endfilting) G2012 Jade Edition, 2012

### 15.4.2 Perform 5 rtc2 Everfortion Evaluation

The performance at helpoist for subsected performs before performs by in the state of the performance of the perform

GB of main memory with a memory bandwidth of 12.8 GB/s and an Intel Core Duo Quad Q9300 CPU, running at 2.5 GHz for a peak theoretical performance of a single core of 20 GFLOP/s. The host code has been compiled using the gcc/g++ compiler with optimization option "-O3" whereas no SSE instructions have been used.

GB of main memory with a memory bandwidth of 12.8 GB/s and an Intel Core Duo Quad Q9300 CPU, running at 2.5 GHz for a peak theoretical performance of a single core of 20 GFLOP/s. The host code has been compiled using the gcc/g++ compiler with optimization option "-O3" whereas no SSE instructions have been used.

The efficiency of thich Blets aired by Coll When Bird Friend Book Whas breen casts assisted by computing the special protective special protective with the protective



Figure 15.2. Time in general september in the contract the string is the position of the BHS content with the BHS 40 (strip it is berefall for the BHS content with the BHS 40 (strip it is berefall for the BHS).  $N_{\nu} = 8000$ . bar).  $N_{\nu} = 8000$ .





Figure 15.3. Speed Figure & V6:3u S there dump be reconstructional species that the policy of local species at the policy decided as  $N_t = 8000$ .

BHS code with  $N_t = 8000$ .

The GPU-based co<del>dilese Ca PUbebfaset bleocates ly zeed beyfoat hein zonalutzeed by polified evaluation</del> of their ideal perfoontancie. A earling defoppolaracies A of the appolited tech continued by the appolited to the appointment to the ap execution of 7 floatixec without of 2 ratioatins gapdiatscapeses souther 2 Boardes sees to the 2 Boardes sees The GPU delivers 711/5e4G@ELOEP/sebs:17th/Se4:1/GFIst@P/satbeuttot/liveotrathseemeatentoe/fnoomy the main memory is limited to 111.9 GB/s.iside the the ratio by s. rui inchethe fration to frapoint to perations to the number of bytes accessbedrisofdbyt(%: a@c2); siedsisdenso (7able.20), otbitaine attremable be robottain the number of floating point operation operation three traces feed rate althreat the safety, rate ideal. Hence, the ideal number of GFLOP/sucranbebrecofbcafiln@el/sycassbenoibgathetl7bflasstinngniproginthatp@rfabiatinsg point operations will be executed in while the next executed in while the next executed in while the next executed in the trains feere 24.2 i be desoft carns fibe 9 ro 2a by trees from y. the main memory. Accordingly, this sithapoterchings lynchinis ysierlads le ravigle and every fixierlads rease in the 85 pile of 85.1 GFLOP/s. Using similar argubreings signaids to aguestints the adeast tiperafter rollather infeth performance of the collision step of 15008isi6b0ft/p and 523.8.46GIFDP/B/andr2the. BIG FLane/BGKWheaddes, and BGKW codes, respectively. Timingestpectiveelytioimoinghthseeparabeiberoelthenselpanabeiberthesraund beaunting the number of associated floation gasocrated relationing provinces provinces provinces in the province of by Figure 15.4, it rebyuftigthræt 15.e4pitrfosorhændread flole opstrifearminge keerfrotellegstræsorwitilg Nernel grows with Nr and quickly levels attracted the control of the estimated ideal performance.ideal pieffevernzenczen Theej distliferech bey cobservijougtthed the obsecutive obsecutive obsecutive obsecutive and ancillary tasks awitobs need if the cytstassiks bytheosed weatherst swith the differential type it is a control of the control of the cytstassic bytheosed weathers with the differential type is a control of the cytstassic bytheosed weathers with the differential type is a control of the cytstassic bytheosed weathers with the differential type is a control of the cytstassic bytheosed weathers with the differential type is a control of the cytstassic bytheosed weathers with the differential type is a control of the cytstassic bytheosed weathers with the differential type is a cytstassic bytheosed weathers with the differential type is a cytstassic bytheosed weathers with the differential type is a cytstassic bytheosed weathers with the differential type is a cytstassic bytheosed weathers with the differential type is a cytstassic bytheosed weathers with the cytstassic bytheosed weather with the cytstassic bytheosed with the cytstassic bytheosed weather with the cytstassic bytheose the BHS and BGKWhedBlitsSoamidhteGHWW, dolleisiodhisiothegrealset's peofloisionankerolesse berformance closely patterns the speedpatterersatricers presed-cap total agricow Trhelyer apringly galow Liou Liou thread the person of the speedpatterers at the speedpattere level up at about 1360/61 FLIDORY/a baroudt 11900 GFFLORY/s, arest per 1900 VGIFL Orles, mais per at isometry with ye main reason why the collision kernet perfolitisis betteen the performs teatring hearn teleis tite anigher ker Och is its higher FLOPs to memory operatitonmattinowhichealthisus eatino vehichicidellotusse of coe efficientutises of GPU computing

power. Altogether, the codes which solve the BHS and BGKW equations show a performance of 100 and 75 GFLOP/s, respectively.

power. Altogether, the codes which solve the BHS and BGKW equations show a performance of 100 and 75 GFLOP/s, respectively.



Figure 15.4. Real CHTigOne/stream Result GriuOnt/server social strice into emptrey social collegione, the party sical space, Nr. (a) BHS code with Nr BIGISACO (b) WiCHKW/ ecolica 41/(b) 80000 WD as the dNine \$0000. Dias level lines with circles: streaming step. Dostretashing lines with streaming step. Dostretashing lines with triangles: overall code. gles: overall code.

A similar analysis cansibeilaerafoenhysis toantbe pertobassed foodbe. The thrased pointed by the CPU to execute the control of the relation of the control of t respect to the timerespected the erains feered attacted /footmants feered a it has to be taken iittbæccto wettinkeheinetoi accateu ont thet indeeds trimmat beorf of GRL GRL From Titheer of GFLOP/s. The number of accesses to on their pollo backersees not by the egs of palos each to he at he same as above whereas the CPU rwheireas the CPU in the control in core are about 12.& GrB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenatb@OtG.PL&DB/srenat codes which solve three Both Shained stock Believe let want in the mean Kay Kay adjude liver 9.9 GFLOP/s and 11.1 GFLOP/sared placelive ly. OP/sarkeplecolive lays invitta the declarative to the are the citive performance which are about 0.28h @FLOP/ssaThdisDarfalistisON/sld bisggreshythisatwould suggest that the high speed-uptfactorighs booked in Figurers Showe in a Figure tues to the fact that the sequential codes a see quote nitially coordies remede by to fully explicit is invedently over it in a with retired to the ideal analysis discussed abolysis descussed alterofor ishless Pald the art of out the COPRU Fibra in the ,GPU. For instance, as indicated by berashimdidatedtsytberCPlohaffeteists, the CVP Utleffs apper oximately one-half of the maxime-thalfbafitheeiothlaxinhemerabathiswischtbtwthemeassetfois then @ Rtble case for the GPU. Accordingly, the abaccoindinate of the photostructure and the structure of Moreover, the performance of the performance of the performance of the comparable are comparable

to the performance of similar codes described in literature. For instance, in Ref. [9] the solution of the cavity flow problem is obtained by integrating the linearized BGKW equation in about 3 hours. Using the execution time of this sequential code to compute the speed-up factor yields a result as high as 265. It is worth noticing that in Ref. [9] the number of velocity variables has been reduced by a standard projection method [1]. The value of the speed-up factor given above has been obtained by modifying the parallel code to take advantage of the same reduction technique. To the best of the authors' knowledge, no direct solutions of the cavity flow problem based on the BHS equation have been provided until now. However, a similar reasoning can be applied to the one-dimensional unsteady Couette flow. In Ref. [11] its solution is achieved in approximately 9 hours, which gives a speed-up factor of the BHS code of about 54. This results is still lower than the speed-up factor reported in Figure 15.3, but this is due to the fact that the discretizations used to provide solutions as accurate as the ones reported in Ref. [11] does not allow to fully exploit the computational power of the GPU.

to the performance of similar codes described in literature. For instance, in Ref. [9] the solution of the cavity flow problem is obtained by integrating the linearized BGKW equation in about 3 hours. Using the execution time of this sequential code to compute the speed-up factor yields a result as high as 265. It is worth noticing that in Ref. [9] the number of velocity variables has been reduced by a standard projection method [1]. The value of the speed-up factor given above has been obtained by modifying the parallel code to take advantage of the same reduction technique. To the best of the authors' knowledge, no direct solutions of the cavity flow problem based on the BHS equation have been provided until now. However, a similar reasoning can be applied to the one-dimensional unsteady Couette flow. In Ref. [11] its solution is achieved in approximately 9 hours, which gives a speed-up factor of the BHS code of about 54. This results is still lower than the speed-up factor reported in Figure 15.3, but this is due to the fact that the discretizations used to provide solutions as accurate as the ones reported in Ref. [11] does not allow to fully exploit the computational power of the GPU.

We conclude by obsterviongcthatethye obsterviolgethatether inestophe belmases a owineth anterbehas shown that the size of physical mesizery fighthye incedime by stary lies to be a physical mesizery fighthye incedime by stary lies to be a physical tion and the explaination and the explaination and the complex two-or three-dimensional three splinion terms on a little was fit between a chindren and the complex to a pability.

### > Read full chapteRead full chapter

### Advances Aidv & Oct Phy TERS

Jack Dongarra, ... Maukt Dan Tigkim;ain. Ad Wastafa Tiking rimp Addway 2008 Computers, 2008

### 3.3.3.1 Molec@lar.3DlynMarriecsular Dynamics.

As with the Cell, in Aplevithen that iGell foint be considered that ions of out he Aplan food the algorithm that calculates new last celebrations from a constants. For our constants of from a constant of the positions of the het document of the algorithm constants. For our constants from our some input array comprising the positions is the positions can be one input array comprising the positions can be positioned in the consistent of the new accelerations. The access transfer of the requisited interest of the consistent of the provided JIT counterpression of the provided JIT counterpression of the consistent of the consistent of the provided JIT counterpression of the consistent of the consistent of the consistent of the consistent of the counterpression of the consistent of

We set up the GPUWe see cuptehou GP that de reprogramue exactable or pure for a reach action to the output array. That is, teach as may le in proving reach as backeep the grace lear action to the acceleration for one atom by checking fator in they action king if call in the reaction movial mall by three unabout as ing of dryces: cumulating forces into a single acceleration single for ether taking et value of on the unating et let og the limit of the reaction of the limit of the reaction of the limit of the reaction of the limit of t

into main memory, where the host CPU proceeds with the current time step. At the next time step, the updated positions are re-sent to the GPU and new accelerations computed again.

into main memory, where the host CPU proceeds with the current time step. At the next time step, the updated positions are re-sent to the GPU and new accelerations computed again.

Figure 13 shows periform and cehosis periform the GPU below includes results from three Peris Its of to GPU the GPU is th



Fig. 13. Performan Eigsdalin Rentssurttanoone GCALLInvojthe SCIPItal ocal Gines I four it to GCPL drissaling for comparison.

### > Read full chapteRead full chapter

# GPU align twent of three and three sequences quences

J. Li, ... S. Sahni, inJ Aldiyan SesSiath GiP, lin Recheannele saim d CPP Lic Recs, e 2017 and Practice, 2017

#### 2 GPU archite2tGreU architecture

The GPU algorithm the CSP tilbedy date in rims to be schilapte later get tilhie which the get CD 950 VIDIA Tesla C2050 GPU, which is also CAP by and each SM(SMAs) 32 has leach is My phase 32 stree (SPS) giving three C2050 agricultage the C2050 a total of

448 SPs or cores. Fig. 1 shows the architecture of a C2050 SM. Although each SP of a C2050 has its own integer, single- and double-precision units, the 32 SPs of an SM share 4 single-precision transcendental function units. An SM has 64 KB of on-chip memory that can be "configured as 48 KB of shared memory with 16 KB of L1 cache (default setting) or as 16 KB of shared memory with 48 KB of L1 cache" [25]. Additionally, there are 32K 32-bit registers per SM and 3 GB of off-chip device/global memory that is shared by all 14 SMs. The peak performance of a C2050 is 1288 GFlops (or 1.288 TFlops) of single-precision operations, and 515 GFlops of double-precision operations and the power consumption is 238 W [26]. Once again, the peak of 1288 GFlops requires that MADDs and SF instructions be dual-issued. When there are MADDs alone, the peak single-precision rate is 1.03 GFlops.

448 SPs or cores. Fig. 1 shows the architecture of a C2050 SM. Although each SP of a C2050 has its own integer, single- and double-precision units, the 32 SPs of an SM share 4 single-precision transcendental function units. An SM has 64 KB of on-chip memory that can be "configured as 48 KB of shared memory with 16 KB of L1 cache (default setting) or as 16 KB of shared memory with 48 KB of L1 cache" [25]. Additionally, there are 32K 32-bit registers per SM and 3 GB of off-chip device/global memory that is shared by all 14 SMs. The peak performance of a C2050 is 1288 GFlops (or 1.288 TFlops) of single-precision operations, and 515 GFlops of double-precision operations and the power consumption is 238 W [26]. Once again, the peak of 1288 GFlops requires that MADDs and SF instructions be dual-issued. When there are MADDs alone, the peak single-precision rate is 1.03 GFlops.



Fig. 1. ArchitectureFig.dneA6dMitoefctheeNoVlobNeA5Re/roofi [27]. NVIDIA Fermi [27].

In NVIDIA parlance, the key challenge in deriving high performance big CyOn abuscis on telebrate to be the telepart the key challenge in deriving high performance big CyOn abuscis on telebrate to be the telepart to be the continue of the telepart to be the telepart to be the continue of the telepart to be the continue of the telepart to be the continue of the telepart to be the telepa

is used repeatedly should go to registers or shared memory, while data that is used less frequently but of larger size should go to device memory.

is used repeatedly should go to registers or shared memory, while data that is used less frequently but of larger size should go to device memory.

### > Read full chapteRead full chapter

# GPGPU: GPGPUIL-Gunpost ingmputing on the GPI the GPU

Ying Tan, in Gpu-Brangalhe Glpoup Branced Patria Hed flor paterned nterlige of SMagronith tooks, gence Algorithms, 2016

### 2.3.4 Single-In2sBn4cSingleVluktipletTomeAdu(SIpMeT)Thread (SIMT)

A CUDA-enabled CAPOLIDAA-leanableescal ablecarranave ansutal threader dystofearral tighneaded streaming multiprocessors (SMs) tighticheis sorrou (§ Mys) equitive heis troughly equitive height have certain number of seatlain processors (is eal streaming source (is eal streaming source). With respect to the specific architecture.

When a CUDA prox/hem an Ctb DA quotog Patrinovo khe and strock grid indy alkeblades race ghisd, all blocks are distributed equally to this strock equita by aid able seems untit massapladity. Extensition as a partially and processor in the length of the length of the execution period as a unit, and multiple thrice and mokations the execute blooks can be year to reconcultion by essor one multiprocessor. As running blocks Assishnthing and order in his battline extensitions in his battline extensitions illustrated SMS ignoral Pustrated in Fig. 2.9.



Fig. 2.9. Automatic Scalability

Fig. 2.9. Automatic Scalability

To manage such a Targecamageus out of the expets, intermelofs hare and quiter of pilotexture reinded architecture called single-instruction, simultipiles thread (\$1MT).

The multiprocessor breatest iprocesses, scheetes Jess, amages, escheet tilbers alls dregeroutes of reads in groups of 32 parallel threads 32 parallel threads 32 parallel threads well but he same program takeds as published threads in groups bootines to be independently and register state amal aregisteres to the faced to three faced to three faced to the independently.

When a multiproce of the misagine thip recessoroise gives a distributed by gets speleded dryfarvex existionex cute, it partitions them into warps a tible each two warp spets is discolored by gets speleded dryfarvex existioned uler for execution. The way a block is partitioned looks is appositioned with the warp special brown and so consecutive a discolar single driving discolar by with the ingsthward containing thread o.

0.

A warp executes on Aewarp revocuints trout in construction attraction in a stould till before its sealized when all 32 threads when all addated the pendenth of the liwer past he pendenth of the lime and the lime an

### > Read full chapter

### Deep Leadneteglacadnitsglandlitsization

X. Li, ... W. Zheng, Xn LB, ig. DWt 2, 12016, in Big Data, 2016

### The architecture of GPU

GPU is connected CoPtheishoush deviced throughousted Partic Expressed (PChe) Partie Radia Expressed (PChe) Partic Radia Expres

GPU is an array of SOMPS. Lineat recoms is the difference in parallel with the interestal in Months of the interestal in parallel with the interestal interestal in the interestal interestal interestal in parallel with the interestal interesta





Fig. 10. A simplified gradite ectime point of GPU hardware.

Each thread can acteash nthe ead camclasbess degisteo anal shore exthigh speed in parallel, and we also refer to rethe and a second rether to rethe reduced and the record of the record o

### > Read full chapter

### GPU procale the pringer amming

Gerassimos Barlas Gerassihios r Barlas GRU/Rrbig conen amid 6 20 15 rogramming, 2015

## 6.3 CUDA'S excedution A's decostricamminoglehustipe and warps warps

GPU cores are essentially veicts, reapables of gipplixing atheble rote applying the same instruction on a large to disorio most large acodise convolence packands. Iso, whem a Gerule is run on a GPU core, the same instruction these amenices is usy in ohro equally execusived how no large execute the by a large collection of processing units talked essent of SPs. Phat execute of SPs. Phat execute of SPs. Phat execute of the control of

a single control unit is called a streaming multiprocessor, or SM. A GPU can contain multiple SMs, each running each own kernel. Since each thread runs on its own SP, we will refer to SPs as cores (Nvidia documentation calls them CUDA cores), although a more purist approach would be to treat SMs as cores. Nvidia calls this execution model Single-Instruction, Multiple Threads (SIMT).

cution context that is maintained on-chip. This contradicts the arrangement used by multithreading on CPUs, where a very expensive context switch (involving the saving of CPU registers) accompanies thread switching.

cution context that is maintained on-chip. This contradicts the arrangement used by multithreading on CPUs, where a very expensive context switch (involving the saving of CPU registers) accompanies thread switching.

Each SM can have read to place warphsofreed ultrip, leagain scenede at the specific three phristimes are four. This means that up to four independent of foot runtile peredered restrictions for server presented a framework are same to instructions as long as they are an at the period entry in the epitodienet, of each the control of the hot local control of the hot local

```
a = a \square b; a = a \square b; d = b + e; d = b + e;
```

These two statemens the sound two states and the states of the sound the states of the states of the same than the

```
a = a \square b; a = a \square b;
```

d = a + e; // needs the value;  $\phi$  raceds the value of a

Once an SM completese thre SM contriopletes It he exhecet iden in faiblioble, tilt rewide he sat black, it switches to a different block in the great It block in the great into blocks and resident blocks, ained, resident in group, it er rextly uting ocopouter enthability of mount put capability 3.x devices, each SM roterisce 92each DSM trores SD9. In SM DAN core so Sonting of bring antique in the utilization of an SM if only 32 there and a fee a dy is 2 the any district antique of the utilization of an SM in only 32 there and a fee a dy is 2 the any district antique and the residual and the answer is that we cannot, unless we beave on the utilized sweeps and multiple there is a direct four different instribution if experimental bility and device a due to the core in the core and interest in the core and the core in the core and the core and the core in the core and the core are utilized. By the core and the core and the core and the core are utilized. By the core and the core an

In the Maxwell architebeukeaxwell and asteed unceed which is unabered unceed the control of the per of Mores to 128 per SM, but they retain the bout the architectual Ewahrs school deirs. Pearch as the drug bessigned to a group of 32 corea, group it of in a school drug part of the overall reduction in overalls. reduction in cores.

The number of resident humbels of lossist earnst twarps, depends and the psedepends continue memory requirements of a kernel and the bifraits eight described the thin its rimp to seal partition for a plette contrapt the bifraits earned as the seal of a device. These limits are shown in Table 6.3.

Table 6.3. Comput @accidenced-and Thread Scheduling uling uling

| Item Item |                             | Compute Capability |         |     |
|-----------|-----------------------------|--------------------|---------|-----|
| 1.0, 1.1  | 1.2, 1 <b>13</b> 0, 1.1 2.× | 3.0 1.2, 1.3 3.5   | 5.0 2.× | 3.0 |

Concurrent kernels/device

of a conditional operation leads them to different paths? The answer is that all the divergent paths are evaluated (if threads branch into them) in sequence until the paths merge again. The threads that do not follow the path currently being executed are stalled. So, given the kernel in Listing 6.4, the execution of a warp would be as shown in Figure 6.4.

of a conditional operation leads them to different paths? The answer is that all the divergent paths are evaluated (if threads branch into them) in sequence until the paths merge again. The threads that do not follow the path currently being executed are stalled. So, given the kernel in Listing 6.4, the execution of a warp would be as shown in Figure 6.4.

```
doSmtElse();
}
doFinal();
```

Listing 6.4. An examisting of a 4ke/kned xthrampleo of a sleshed her attilization of an SM in half by keeping half the three plans half three plan



Figure 6.4. An illus Figtion 60 ft. Hen elles that be to be threads. The dotted him and incates the lines indicate a stall.

```
__global__ void foo()
{
    int ID = threadIdx.y * blockDim.x + threadIdx.x;
    if( ID % 2 == 0)
    {
        doSmt();
    }
    else
    {
```

A solution to this parablerticia disthisspecialise discussed in Section 6.7.2.

### > Read full chapter

# Addressi**Agdhæssingenætlability**edhællility challenges inl**enges ah penæse-film**øse GPUs

J. Tan, X. Fu, in Adya Traces Xn Full in Recheamcles aim CPP Lt Rese 20017 and Practice, 2017

### Dynamic warp Dynamatiowarp formation

Branch divergenceBsanchajdiverages ecfois penhajora accesed for question minned for the description of the constitution of the constitution of the constitution of the constitution of the converge three converges to three c

the performance. DWF is proposed in Ref. [24] to efficiently handle the threads' divergence. It groups threads from multiple warps but branching to the same target into a new and complete warp, and issues it into the SIMD pipeline. Therefore the parallel streaming processors in the SM are fully utilized, and their performance is enhanced.

the performance. DWF is proposed in Ref. [24] to efficiently handle the threads' divergence. It groups threads from multiple warps but branching to the same target into a new and complete warp, and issues it into the SIMD pipeline. Therefore the parallel streaming processors in the SM are fully utilized, and their performance is enhanced.

In our baseline GPtoPtuls, baselipe of Ptsirits, rawhipesplains into threutique warmes aft tithe occurrence of the branch divergence bytaosh spinenged was the brave two adamps the vestweethe modeling to be and width to leave the warp scheetwheth Energy whether it is under the warp residency timeval pwestweeth in the property in the divergence of the warp residency timeval pwestweeth in the case of the warp residency timeval pwestweeth in the case of the warp scheetwarp the path of the case of the mumber of warp second peting flows the case of the interest of the mean while Elixife. After the warp waiting time. Meanwhile Elixife. After the warp waiting tithe warp waiting time. Near while Elixife. After the warp waiting tithe warp waiting tithe warp to imma to ender the case of the case of

Fig. 6 presents the Sigulatoprese At&Fthe demutte irea pat/For fall W/Fthe hay pactnoff to W/Epthey are normalized to the baseline case with basel Meapsleed if the Roo Majophie declarance is who. IBB nehmarks KM, LIB, MRIF, NN, and STMDRIENNON, executed E30hearn DW Executed Wedges DW Fels reinabled those eliminated those benchmarks from the offiguraeks like restrike some this fog time. If he are seed to the red and repeated those year are not shown in Fage on at all those ficilitowing of against soft the wild and repeated the soft-error strikes custoffered ifferential each interest of the wild and repeated the soft-error strikes custoffered ifferential each interest of the warposphiedia test three data pasticity of patients and the warposphiedia test three data in the red interest of the soft and the base of the warposphia to the bolish interest of the soft and the base of the soft and the base of the soft and the base of the soft and the soft and the base of the soft and the so





Fig. 6. The normal Figd & VFheef round in the control of the contr

The streaming processore and frig piglicles of a delivered by need at eduction the instruction corthecita in the instruction corthecita in the instruction corthecita in the instruction type, a shorter kernel execution to the instruction in the streaming processors and the processors of pleasably in the streaming processors are more susceptible to soft susceptible to the execution which the execution is the execution of the



Fig. 7. The normal Figd 7P Chender DWF.

### > Read full chapteRead full chapter

### An Introduction of the Clyden CLTM

David B. Kirk, Wen Daveid W. Klinky, We Progra W. nH mgu Massivelya Panalled Processors (Second Edition), 2013

### 14.3 Device Architecture

#### 14.3 Device Architecture

Like CUDA, Open Liken 6 del DA; Open Citien of en recoled spanse del en recoled spanse d



Figure 14.2. Concept and Code control of the attitude of the control of the attitude of the control of the cont

Each compute unitantuom, pouts is tritofio the ror, coonsists code orieng rehardents (PEss), ing elements (PEss), which corresponds which corresponds to the source (SPs) in problem of SPs) the GUDA a Computation on a device ultimately happies ultimately happies ultimately happies ultimately happies ultimately happies in individual PEs.

Like CUDA, Open Clikal COLHDAD Copanice also by programmers. Figure 3 that inhustral Eigenthe 3 the 20 distribution of the 20 distributio

Table 14.3. Mapping tole Open Collapheimp of Topen Col Colled Along Trypoury toy sold DA Memory Types

| Memory Type   | Me <b>mosy Type</b> ss                                              | <b>Device Access</b>                                                                     | H <b>65#120ecEsp</b> uivalent |
|---------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------|
| Global memory | Glo <b>Da</b> yIn <b>amenic carly</b> ocation;<br>read/write access | No allocation;<br>read/write access by<br>work items in all wor<br>groups, large and slo | rk <sup>′</sup>               |

but may be cached in

some devices

Constant memory Con Styanathmine allow pation;

read/write access

Static allocation; Dycoanstaatlocetroory read-only access by all read/write access

work items

Local memory

access

Locallymaermiorallocation; no Static allocation; shared by Sheared affectation; no

read/write access by allaccess

work items in a work

group

Private memory Privalte affectation; no ac-

Static allocation; No Regiostatiso and do acal

read/write access by a cessemory

single work item

Unlike CUDA, the confistent unbean thre countries and unamically call does teep the youthealth object by the host. Like CUDA, the constant white sopptants read/write copests by able white access and the constant whose and read-only access by devices. To coasport evidesp Teops autoports in Option Elplantovides, a Opterical quienvides a device query that returns the cothstanetoners three size stap porter dory thize device.

The mapping of Ophe Chalopan green Core rated local trace memory antibic Walk memory to CUDA memory types is more interespiesses in the representation of interesting in interesting in interesting in the responsibility of the responds to CUDA shared memory. Tish a Depoel modern hoorsyl Trinnen Copye, rocally beccally meemicarly call down to be you have the large time and the contract of the contrac host or statically allowsated stathealthealthealtheacatede.itilkeette viite 12 Actendatide the nitrition of the OpenCL local nthen copy realized otal enacoessy obstyrtone brost costs develop the troos to a med it supports shared read/write access bread/worleizenessirby albwogkotenns line private gneonor her poisone themory of OpenCL corresponds to the Columbia and situation the Columbia automatic variables.

> Read full chapter read full chapter